## **ARM2 Instructions**

|                                             |                                                                                                        | Status<br>N Z C V I F | lise I to undate Rn when nre-indexing e g IDR R0 IR1 #4II |                                                                                                                      |                       |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------|
| ADC<br>Arithmetic add<br>with carry         | ADC Rd, Rn, #imm<br>ADC Rd, Rn, Rm<br>ADC Rd, Rn, Rm shif<br>ADC Rd, Rn, Rm shif                       |                       | Status Abbreviations  * may change                        |                                                                                                                      |                       |
| <b>ADD</b><br>Arithmetic add                | ADC Rd, Rn, Rm RRX  ADD Rd, Rn, #imm                                                                   | * * * *               | AL CC CS EQ addr GE GT HI LE mode LS LT MI NE reg_        | 26 bit address<br>any of IA, IB, DA, DB (or EA<br>list e.g. R2, R4-R6<br>offset in range of -4095409                 | , ED, FA or FD)       |
|                                             | ADD Rd, Rn, Rm ADD Rd, Rn, Rm shif ADD Rd, Rn, Rm shif ADD Rd, Rn, Rm RRX                              |                       | Name and description                                      | Addressing modes                                                                                                     | Status<br>N Z C V I F |
| AND<br>Logical AND                          | AND Rd, Rn, #imm<br>AND Rd, Rn, Rm<br>AND Rd, Rn, Rm shif<br>AND Rd, Rn, Rm RXX                        |                       | MVN Move complement of register                           | MVN Rd, #imm<br>MVN Rd, Rm<br>MVN Rd, Rm shift #cnt<br>MVN Rd, Rm shift Rs<br>MVN Rd, Rm RRX                         | * * *<br>(if S)       |
| <b>B</b>                                    | B addr                                                                                                 |                       | ORR<br>Logical OR                                         | ORR Rd, Rn, #imm<br>ORR Rd, Rn, Rm<br>ORR Rd, Rn, Rm shift #cnt                                                      | * * *<br>(if S)       |
| Bit clear                                   | BIC Rd, Rn, #imm<br>BIC Rd, Rn, Rm<br>BIC Rd, Rn, Rm shif<br>BIC Rd, Rn, Rm shif<br>BIC Rd, Rn, Rm RRX |                       | RSB<br>Reverse-operand<br>subtract                        | ORR Rd, Rn, Rm shift Rs<br>ORR Rd, Rn, Rm RRX<br>RSB Rd, Rn, #imm<br>RSB Rd, Rn, Rm                                  | * * * *<br>(if S)     |
| <b>BL</b><br>Branch with link<br>(R14 ← PC) | BL addr                                                                                                |                       | RSC                                                       | RSB Rd, Rn, Rm shift #cnt<br>RSB Rd, Rn, Rm shift Rs<br>RSB Rd, Rn, Rm RRX                                           |                       |
| CMN<br>Set negative<br>compare              | CMN Rn, #imm CMN Rn, Rm CMN Rn, Rm shift #c CMN Rn, Rm shift Rs CMN Rn, Rm RRX                         |                       | Reverse-operand<br>subtract with<br>carry                 | RSC Rd, Rn, #imm RSC Rd, Rn, Rm RSC Rd, Rn, Rm shift #cnt RSC Rd, Rn, Rm shift Rs RSC Rd, Rn, Rm RRX                 | * * * *<br>(if S)     |
| CMP<br>Arithmetic<br>comparison             | CMP Rn, #imm CMP Rn, Rm CMP Rn, Rm shift #c CMP Rn, Rm shift Rs CMP Rn, Rm RNX                         |                       | SBC<br>Subtract with<br>carry                             | SBC Rd, Rn, #imm<br>SBC Rd, Rn, Rm<br>SBC Rd, Rn, Rm shift #cnt<br>SBC Rd, Rn, Rm shift Rs<br>SBC Rd, Rn, Rm RRX     | * * * *<br>(if S)     |
| <b>EOR</b> Logical exclusive OR             | EOR Rd, Rn, #imm<br>EOR Rd, Rn, Rm<br>EOR Rd, Rn, Rm shif                                              |                       | STM Store multiple registers STR                          | STMmode Rn, { reg_list }                                                                                             |                       |
| LDM<br>Load multiple<br>registers           | EOR Rd, Rn, Rm shif<br>EOR Rd, Rn, Rm RRX<br>LDMmode Rn, { reg_1                                       |                       | Store register to<br>memory                               | STR Rd, [Rn, #off] STR Rd, [Rn, Rm] STR Rd, [Rn, Rm shift #cnt] STR Rd, [Rn], #off STR Rd, [Rn], Rm STR Rd, [Rn], Rm |                       |
| LDR<br>Load register from<br>memory         | LDR Rd, [Rn, #off]<br>LDR Rd, [Rn, Rm]<br>LDR Rd, [Rn, Rm shi<br>LDR Rd, [Rn], #off                    | <br>ft #cnt]          | <b>SUB</b><br>Subtract                                    | SUB Rd, Rn, #imm<br>SUB Rd, Rn, Rm<br>SUB Rd, Rn, Rm shift #cnt<br>SUB Rd, Rn, Rm shift Rs<br>SUB Rd, Rn, Rm RRX     | * * * *<br>(if S)     |
| MLA<br>Multiply and                         | LDR Rd, [Rn], Rm LDR Rd, [Rn], Rm sh MLA Rd, Rm, Rs, Rn                                                | ift #cnt<br>* * X     | SWI<br>Software interrupt                                 |                                                                                                                      |                       |
| MOV Move register or constant               | MOV Rd, #imm<br>MOV Rd, Rm                                                                             | (if S)  * * * (if S)  | TEQ Set condition codes via XOR                           | TEQ Rn, #imm TEQ Rn, Rm TEQ Rn, Rm shift #cnt TEQ Rn, Rm shift Rs TEQ Rn, Rm RRX                                     | * * *                 |
| MUL                                         | MOV Rd, Rm shift #c<br>MOV Rd, Rm shift Rs<br>MOV Rd, Rm RRX                                           |                       | TST<br>Set condition<br>codes via AND                     | TST Rn, #imm TST Rn, Rm                                                                                              | * * *                 |
| Multiply                                    | MUL Rd, Rm, Rs                                                                                         | * * X<br>(if S)       |                                                           | TST Rn, Rm shift #cnt<br>TST Rn, Rm shift Rs<br>TST Rn, Rm RRX                                                       |                       |

Inspired by 6502 Instructions by Beagle Bros

Any instruction can be conditional, e.g. MOVEQ R0, R1